您好,欢迎光临本网站![请登录][注册会员]  

搜索资源列表

  1. A 960-Mb/s/pin Interface for Skew-Tolerant Bus Using Low Jitter PLL

  2. This paper describes an I/O scheme for use in a highspeed bus which eliminates setup and hold time requirements between clock and data by using an oversampling method. The I/O circuit uses a low jitter phase-locked loop (PLL) which suppresses the ef
  3. 所属分类:其它

    • 发布日期:2010-12-08
    • 文件大小:229376
    • 提供者:dongfangtime